5555555555
49. How is a J-K flip-flop made to toggle?
(a) J = 0, K = 0
(b) J = 1, K = 0
(c) J = 0, K = 1
(d) J = 1, K = 1
Explanation
Explanation : No answer description available for this question. Let us discuss.
Subject Name : Electronics Engineering Exam Name : IIT GATE, UPSC ESE, RRB, SSC, DMRC, NMRC, BSNL, DRDO, ISRO, BARC, NIELIT Posts Name : Assistant Engineer, Management Trainee, Junior Engineer, Technical Assistant
Electronics & Communication Engineering Books
Related Posts 555555555589. A J-K flip-flop is in a "no change" condition when ________. (a) J = 1, K = 1 (b) J = 1, K = 0 (c) J = 0, K = 1 (d) J = 0, K = 0 Tags: flip, flops, j-k, flip-flop, electronics, engineering
555555555560. On a J-K flip-flop, when is the flip-flop in a hold condition? (a) J = 0, K = 0 (b) J = 1, K = 0 (c) J = 0, K = 1 (d) J = 1, K = 1 Tags: flip-flop, flip, flops, j-k, electronics, engineering
5555555555148. The term hold always means ________. (a) (b) (c) (d) no change Tags: flip, flops, electronics, engineering
5555555555147. When the output of the NOR gate S-R flip-flop is Q = 0 and , the inputs are: (a) S = 1, R = 1 (b) S = 1, R = 0 (c) S = 0, R = 1 (d) S = 0, R = 0 Tags: flip, flops, flip-flop, electronics, engineering
5555555555139. The inputs on a 7474 D flip-flop are S, R, D, and CLK ________ is/are synchronous. (a) Only S (b) S and R (c) Only D (d) All of the above. Tags: flip, flops, flip-flop, electronics, engineering